# **Computation of SRT and CORDIC Division Algorithms**

Sumiksha<sup>1</sup>, Praveen Kumar Konda<sup>1</sup>, Savidhan Shetty<sup>2</sup>

<sup>1</sup>(Electronics & Communication Engineering, Sahyadri College of Engineering & Management, India) <sup>1</sup>(Assistant professorElectronics & Communication Engineering, Sahyadri College of Engineering&

Management, india)

<sup>2</sup>(Assistant professorElectronics & Communication Engineering, Sahyadri College of Engineering& managementindia)

Abstract : With increasing on chip complexities the on chip area is a major concern. Today users desire every gadget to be small enough, particularly the hand held systems. The design of a fast divider is an important issue in high-speed computing .Many of the DSP applications try to closely simulate real time images. Speed, clarity and resemblance to real time objects are some of the issues to be addressed to achieve this goal. Trigonometric function calculation is one of the primary tasks performed in DSP applications. The paper presents a fast radix-2 SRT division algorithm and CORDIC division algorithm. In SRT division ,an estimated quotient digit is first calculated, instead of finding the correct quotient digit. CORDIC (Coordinate Rotation Digital Computer) is an iterative algorithm which is used to calculate mathematical functions such as trigonometric, hyperbolic, exponential functions and so on. This method reduces the computation to addition subtractions compares and shifts. SRT and CORDIC division algorithms are implemented using Xilinx ISE 10.1 simulator. The power, area and delay of the algorithms are computed using cadence.

Keywords -cadence.CORDIC,Fastdivider,SRT,Xilinx.

#### **INTRODUCTION** I.

Performing division requires making a choice of quotient digits starting with the most significant, and progressing to the least significant digits. A simple and widely implemented class of division algorithm is digit recurrence. The most common implementation of digit recurrence division in modern microprocessors is SRT division, taking its name from the initials of Sweeney, Robertson and Tocher, who developed the algorithm independently at approximately the same time. SRT division uses subtraction as the fundamental operator to retire a fixed number of quotient in each iteration. Various techniques have been proposed for increasing division performance, including cascading simple low-radix stages, overlapping sections of one stage with another stage, and prescaling the input operands . All of these methods introduce area-performance tradeoffs. The main concept of this algorithm is based on the very simple and long lasting fundamentals of two dimensional geometry. The CORDIC algorithm mainly has two working modes, the rotation mode and the vectoring mode. The algorithm can be used to generate sine and cosine signals when it works in the former mode. In this paper, we only focus on the rotation angle rather than the vector magnitude, so the problem of SF compensation is elegantly avoided. We pursue a novel CORDIC structure design with the minimum number of iterations but without loss of accuracy. The concept of rotation is describes a circular movement with respect to a point.

## II.

# **SRT DIVISION ALGORITHM**

To perform fast division, we would like an algorithm which has a low latency (in cycles) and a short cycle time. The latency is set by the radix r; higher radix offer lower latencies. The cycle time is set by the operations occurring in each cycle: quotient digit selection and partial remainder generation. The simplest form of division, like that taught in elementary school, uses non-redundant quotient digits and partial remainder representations. This technique requires the quotient selection logic to exactly compare the partial remainder and divisor using a slow n-bit subtraction. An n-bit subtraction is also required to find the next partial remainder.

The key idea of SRT division is to guess the quotient digit based on a few of the most significant divisor and partial remainder bits, rather than computing it exactly. As long as the guess is close enough, the algorithm can correct on subsequent steps using redundant quotient digits.

Theoretically Steps involved in SRT algorithm

Step1:Considering radix r, where p<sub>i</sub> is partial remainder





a. SRT Simulation Results







## Fig.4 Simulation Result

# III. CORDIC DIVISION ALGORITHM

CORDIC is an iterative algorithm capable of calculating trigonometric and various other functions. In this algorithm with the help of an adder/subtractor, a small look up table and a shifter the trigonometric functions can be calculated very easily. The advantage that CORDIC offers over other algorithms are that it does not require multiplication or division blocks, instead it works only with a shifter, adder/subtractor and a small lookup table.





#### **CORDIC Simulation Results** a.



Fig.6 RTL Schematic of CORDIC



## Fig.7Simulation Result

# **III.Performances Result of The Two Division Algorithm**

Division algorithms are implemented using Xilinx software and power, delay and area are computed using cadence tool

| Division Algorithms | Gates   | Power (W) | Area |
|---------------------|---------|-----------|------|
| SRT                 | 3545.94 | 0.0008421 | 3546 |
| CORDIC              | 721     | 0.000727  | 721  |

# **Table.1 cadence Results**

## **IV.CONCLUSION**

The proposed division method first speculates a quotient digit. The speculated digit is used to compute the two possible partial remainders, for the next step, in parallel with the quotient-digit correction process. The CORDIC algorithm has been successfully simulated for calculating the Sine and Cosine of an angle is represented on 10.1ISE simulator using the Verilog HDL programming language.

# REFERNCES

- V. Sharma, "FPGA Implementation of EEAS CORDIC based Sine and Cosine Generator," M. Tech Thesis, Dept. of Electronics [1] and Communication Engineering, Thapar University, Patiala, 2009.
- J. Volder, "The CORDIC Trigonometric Computing Technique," IRE Transactions on Electronic Computing, Vol EC-8, Sept [2] 1959, pp. 330-334.
- [3] R. K. Jain, B. Tech Thesis, "Design and FPGA Implementation of CORDIC-based 8-point 1D DCT Processor", NIT Rourkela, Rourkela, Orissa, 2011.
- [4] Er. ManojArora, Er. R S Chauhan, Er.LalitBagga," FPGA Prototyping of Hardware Implementation of CORDIC Algorithm", International Journal of Scientific & Engineering Research, Volume 3, Issue 1, January-2012 1 ISSN 2229-5518 J. E. Robertson, "A new class of digital division methods," IRE Trans. Electronic Computers, vol. EC-7, pp. 218–222, Sept.
- [5] 1958.
- [6] K. D. Tocher, "Techniques of multiplication and division for automatic binary computers," Quart. J. Mech. Appl. Math., vol. 11, pt. 3, pp. 364-384, 1958.
- [7] D. E. Atkins, "Higher-radix division using estimates of the divisor and partial remainders," IEEE Trans. Computers, vol. C-17, no. 10, Oct. 1968.
- K. G. Tan, "The theory and implementation of high-radix division," in Proc. 4th IEEE Symp. Computer Arithmetic, pp. 154-163, [8] June 1978.